Advanced Search
Volume 28 Issue 11
Sep.  2010
Turn off MathJax
Article Contents
Wang Lun-yao, XiaYin-shui, Ye Xi-en. Design of High Performance Semi-Static Double Edge-Triggered Flip-Flops[J]. Journal of Electronics & Information Technology, 2006, 28(11): 2186-2190.
Citation: Wang Lun-yao, XiaYin-shui, Ye Xi-en. Design of High Performance Semi-Static Double Edge-Triggered Flip-Flops[J]. Journal of Electronics & Information Technology, 2006, 28(11): 2186-2190.

Design of High Performance Semi-Static Double Edge-Triggered Flip-Flops

  • Received Date: 2005-03-11
  • Rev Recd Date: 2005-08-30
  • Publish Date: 2006-11-19
  • Based on analysis of traditional static and dynamic Double Edge-Triggered Flip-Flops (DETFFs), a new semi-static DETFF is proposed in this paper. PSPICE simulation shows that the proposed DETFF has correct operation. Compared with traditional static DETFFs, the proposed DETFF has significant improvement in terms of power, speed, Power-Delay-Product (PDP) and area. In addition, the performance measurement of the DETFFs is also discussed in this paper, and a new approach is proposed for testing the maximum working frequency of the DETFFs.
  • loading
  • Pedram M. Power minimization in IC Design: Principles and applications[J].ACM Trans. on Design Automation.1996, 1(1):3-56[2]Sakurai T.[J].Kuroda T. Low-power circuits design for multimedia CMOS VLSIs. In Proc. Synthesis and System Integration of Mixed Technologies, Fukuoka, Japan.1996,:-Llopis R P, Sachdev M. Low power, testable dual edge triggered flip-flops. Int. Symp. Low Power Electronics and Design, Monterey CA USA, 1996: 341-345.[3]Chung W, Lo T, Sachdev M. A comparative analysis of low-power low-voltage dual-edge-triggered flip-flops[J].IEEE Trans. on Very Scale Integration(VLSI) Systems.2002, 10(6):913-918[4]Pedram M, Wu Q, Wu X. A new design of double edge triggered flip-flops. in Proc. Asia and South Pacific Design Automation Conference (ASP-DAC), Yokohama, Japan, 1998: 417-421.[5]Blair G M. Low-power double-triggered flip-flops. ElectronicLetters, 1997, 33(10): 845-847.[6]Strollo A G, Napoli E, Cimino C. Low power double edge-triggered flip-flop using one latch[J].Electronic Letters.1999, 35(3):187-188[7]Hossain R, Wornski L D, Albicki A. Low power design using double edge triggered Flip-flopd. IEEE Trans. on Very Scale Integration(VLSI) Systems, 1994, 10(6): 261-265.[8]王伦耀, 吴训威, 叶锡恩. 新型半静态低功耗D触发器设计. 电路与系统学报, 2004, 9(6): 26-28.[9]Manolescu M, I-Pei Lin. Low-power half-static flip-flop structure. In Proc. Int. Semicond. Conf., Sinaia, Romania, 2000: 211-214.[10]Qiu X H.[J].Chen H Y. Discussion on the low-power latches and flip-flops. Int. Conf. on Solid-State Integrated Circuit Technology, Beijing, China.1998,:-[11]Mishra S M, Rofail S S, Yeo K S. Design of high performance double edge-triggered flip-flops[J].IEE Proc. Circuits Devices Systems.2000, 147(5):283-290[12]Kim S, Kim J, Hwang S Y. New path balancing algorithm for glitch power reduction[J].IEE Proc. Circuits Devices Systems.2001, 148(3):151-156
  • 加载中

Catalog

    通讯作者: 陈斌, bchen63@163.com
    • 1. 

      沈阳化工大学材料科学与工程学院 沈阳 110142

    1. 本站搜索
    2. 百度学术搜索
    3. 万方数据库搜索
    4. CNKI搜索

    Article Metrics

    Article views (3042) PDF downloads(1417) Cited by()
    Proportional views
    Related

    /

    DownLoad:  Full-Size Img  PowerPoint
    Return
    Return