Advanced Search
Volume 32 Issue 1
Aug.  2010
Turn off MathJax
Article Contents
Wang Peng-jun, Zeng Xiao-pang. Design of New Adiabatic Digital Comparator with Pre-Computational Function[J]. Journal of Electronics & Information Technology, 2010, 32(1): 214-218. doi: 10.3724/SP.J.1146.2008.01718
Citation: Wang Peng-jun, Zeng Xiao-pang. Design of New Adiabatic Digital Comparator with Pre-Computational Function[J]. Journal of Electronics & Information Technology, 2010, 32(1): 214-218. doi: 10.3724/SP.J.1146.2008.01718

Design of New Adiabatic Digital Comparator with Pre-Computational Function

doi: 10.3724/SP.J.1146.2008.01718
  • Received Date: 2008-12-18
  • Rev Recd Date: 2009-06-19
  • Publish Date: 2010-01-19
  • Through the study of the working principle and structure of Clocked Transmission Gate Adiabatic Logic (CTGAL) and digital comparator, a new design scheme of digital comparator which has the pre-computational function is proposed based on CTGAL. The scheme has the redundancy- restraining function, and it can attain energy saving of about 60% compared to the digital comparator based on PAL-2N. The PSPICE simulation results indicate that this digital comparator has correct logic function and the character of clearly low power.
  • loading
  • 汪鹏君, 方振贤, 刘莹. 基于2N-2N2P结构的绝热非整数除电路设计[J].电子与信息学报.2006, 28(2):380-384浏览[2]Wisetphanichkij S P and Dejhan K. The combinational andsequential adiabatic circuit design and its applications[J].Circuits, Systems, and Signal Processing, 2009, doi: 10.1007/s00034-009-9096-5.[3]Thomsen M K and Gluck R. Optimized reversible binary-codeddecimal adders[J]. Journal of Systems Architecture, 2008, doi:10.1016/j, sysarc. 2007. 12. 006.[4]Sarandy M S, Wu L A, and Lidar D A. Consistency of theadiabatic theorem[J].Quantum Information Processing.2004,3(6):331-349[5]吴晓波, 吴蓉, 严晓浪. 一种高精度动态CMOS 比较器的设计与研制[J]. 电路与系统学报, 2007, 12(4): 118-123.Wu Xiao-bo, Wu Rong, and Yan Xiao-lang. A precise dynamicCMOS comparator[J]. Journal of Circuits Systems, 2007, 12(4):118-123.[6]Liu Ki and Yang Hai-gang. A CMOS dynamic comparator forpipelined ADCs with improved speed/power ratio[J]. Journal ofSemiconductors, 2008, 29(1): 75-81.[7]Wang Peng-jun and Yu Jun-jun. Design of two-phase sinusoidalpower clock and clocked transmission gate adiabatic logiccircuit[J]. Journal of Electronics(China), 2007, 24(2): 225-231.[8]Hamed H F A, Kaya S, and Starzyk J A. Use of nano-scaledouble-gate MOSFETs in low-power tunable current modeanalog circuits[J].Analog Integrated Circuits and SignalProcessing.2008, 54(3):211-217[9]Chen Feng, Bakkaloglu B, and Ramaswamy S. Design andanalysis of a CMOS passive △ ADC for low power RFtransceivers[J].Analog Integrated Circuits and Signal Processing.2009, 59(2):129-141[10]Navi K, et al.. A novel low-power full-adder cell for low voltage[J].Integration, the VLSI Journal, 2009, doi: 10.1016/ j.vlsi.2009.02.001.[11]Senthilpari C, Singh A K, and Diwakar K. Design of a low-power,high performance, 88 bit multiplier using a Shannon-basedadder cell[J].Microelectronics Journal.2008, 39(5):812-821[12]Naderi A, et al.. A new high speed and low power four-quadrantCMOS analog multiplier in current mode[J]. InternationalJournal of Electronics and Communications(AEU), 2008,doi:10.1016/j,aeue.2008.06.002.[13]谢小平, 阮晓声. 二种EPAL 绝热开关电路[J]. 半导体学报, 2004,25(11): 1526-1531.Xie Xiao-ping and Ruan Xiao-sheng. Two types EPAL adiabaticlogic circuits[J]. Journal of Semiconductors, 2004, 25(11):1526-1531.
  • 加载中

Catalog

    通讯作者: 陈斌, bchen63@163.com
    • 1. 

      沈阳化工大学材料科学与工程学院 沈阳 110142

    1. 本站搜索
    2. 百度学术搜索
    3. 万方数据库搜索
    4. CNKI搜索

    Article Metrics

    Article views (3441) PDF downloads(766) Cited by()
    Proportional views
    Related

    /

    DownLoad:  Full-Size Img  PowerPoint
    Return
    Return